Virtual address mapping TWLFIRM04: Difference between revisions
Created page with "The same translation table base is used for both ARM11 cores, and for both privileged-mode and user-mode. =ARM11 Privileged Memory= VA 3FFFB000..3FFFC000 -> PA 1FF84000..1FF840..." |
No edit summary |
||
Line 24: | Line 24: | ||
VA FFFF7000..FFFF8000 -> PA 1FF86000..1FF87000 [SYS:RW USR:-- XN TYP:NORMAL SHARED OUTER NOCACHE, INNER CACHED WB WA] | VA FFFF7000..FFFF8000 -> PA 1FF86000..1FF87000 [SYS:RW USR:-- XN TYP:NORMAL SHARED OUTER NOCACHE, INNER CACHED WB WA] | ||
VA FFFF9000..FFFFA000 -> PA 1FF85000..1FF86000 [SYS:RW USR:-- XN TYP:NORMAL SHARED OUTER NOCACHE, INNER CACHED WB WA] | VA FFFF9000..FFFFA000 -> PA 1FF85000..1FF86000 [SYS:RW USR:-- XN TYP:NORMAL SHARED OUTER NOCACHE, INNER CACHED WB WA] | ||